## Diode Clamping Circuits

## Basic Definition:

The clamping circuit (clamper) is one will "clamp" a signal to a different dc level. The circuit must have a capacitor, a diode, and a resistive element, but it can also employ an independent dc supply to introduce an additional shift. The magnitude of $R$ and $C$ must be chosen such that the time constant $\tau=R C$ is large enough to ensure that the voltage across the capacitor does not discharge significantly during the interval ( $T / 2$ ) the diode is non-conducting. Throughout the analysis we will assume that for all practical purposes the capacitor will fully charge or discharge in five time constants. Therefore, the condition required for the capacitor to hold its voltage during the discharge period between pulses of the input signal is

$$
5 \tau=5 R C \gg \frac{T}{2}=\frac{1}{2 f}
$$

## Example -1:

Determine the output ( $v_{o}$ ) for the circuit of Fig. -1 for the input $\left(v_{i}\right)$ shown.


Fig. -1

## Solution:

The analysis of clamping circuits are started by considering that the part of the input signal that will forward bias the diode. For the circuit of Fig. -1, the diode is forward bias ("on" state) during the negative half period of the input signal ( $v_{i}$ ) and the capacitor will charge up instantaneously to a voltage level determined by the circuit of Fig. -2 .


Fig. -2

For the input section KVL will result in

$$
-20+V_{C}+0.7-5=0 \Rightarrow \quad V_{C}=24.3 \mathrm{~V}
$$

The output voltage $\left(v_{o}\right)$ can be determined by KVL in the output section

$$
+5-0.7-v_{o}=0 \Rightarrow v_{o}=4.3 \mathrm{~V}
$$

Now check that the capacitor will hold on or not its establish voltage level during the period (positive half period in case of Example -1) when the diode is in the "off" state (reverse bias). The total time constant $5 \tau$ of the discharging circuit of Fig. -3 is determined by the product $5 R C$ and has the magnitude

$$
5 \tau=5 R C=5\left(50 \times 10^{3}\right)\left(0.1 \times 10^{-6}\right)=25 \mathrm{~ms}
$$

The frequency $(f)$ is 1 kHz , resulting in a period of 1 ms and an interval of 0.5 ms between levels, that is

$$
T / 2=1 /(2 f)=1 /\left(2 \times 1 \times 10^{3}\right)=0.5 \mathrm{~ms}
$$

We find that

$$
5 \tau \gg T / 2(25 \mathrm{~ms} / 0.5 \mathrm{~ms}=50 \text { times })
$$

So that, it is certainly a good approximation that the capacitor will hold its voltage (24.3 V) during the discharge period between pulses of the input signal.


Fig. -3
The open-circuit equivalent for the diode will remove the $5-\mathrm{V}$ battery from having any effect on $v_{o}$, and applying KVL around the outside loop of circuit will result in

$$
+10+24.3-v_{o}=0 \Rightarrow v_{o}=34.3 \mathrm{~V}
$$

The resulting output appears in Fig. -4 , where the input and the output swing are the same.


Fig. -4

## Example -2:

Determine the output $\left(v_{o}\right)$ for the circuit of Fig. -5 for the input $\left(v_{i}\right)$ shown



Fig. -5

## Solution:

The output voltage ( $v_{o}$ ) can be determined by KVL in the output section shown in Fig. -5.

$$
4.3+0.7-v_{o}=0 \Rightarrow v_{o}=5 \mathrm{~V} .
$$

For the input section KVL will result

$$
15+V_{C}-5=0 \quad \Rightarrow \quad V_{C}=-10 \mathrm{~V} .
$$



The output signal is shown in Fig-6.
The open-circuit equivalent for the diode will remove the $4 . V$ battery from having any effect on $v_{o}$, and applying KVL around the outside loop of circuit will result in

$$
-5-10+v_{o}=0=>v_{o}=-15 \mathrm{~V} .
$$

EXAMPLE 3. Determine $v o$ for the network of Fig. -7 for the input indicated.



Fig. -7
Solution:


$$
\begin{aligned}
& -20 \mathrm{~V}+\mathrm{V}_{\mathrm{C}}-5 \mathrm{~V}=0 \\
& \text { and } \mathrm{V}_{\mathrm{C}}=25 \mathrm{~V} \\
& +5-\mathrm{v}_{\mathrm{o}}=0 \\
& \text { and } \mathrm{v}_{\mathrm{o}}=5 \mathrm{v}
\end{aligned}
$$


$+10 \mathrm{~V}+25 \mathrm{~V}-\mathrm{v}_{\mathrm{o}}=0$

$$
\text { and } v_{o}=35 \mathrm{~V}
$$



Fig-8


Clampers with ideal diodes and $5 \tau=5 R C \gg T / 2$
Fig. -9

